## Silicon N-Channel/P-Channel Power MOS FET Array

# HITACHI

#### **Application**

High speed power switching

#### **Features**

- Low on-resistance
- Low drive current
- High speed switching
- High density mounting

#### **Outline**





#### **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$

|                         | Symbol                              |        | js –       |      |
|-------------------------|-------------------------------------|--------|------------|------|
| Item                    |                                     |        | Pch        | Unit |
| Drain to source voltage | V <sub>DSS</sub>                    | 60     | -60        | V    |
| Gate to source voltage  | V <sub>GSS</sub>                    | ±20    | ±20        | V    |
| Drain current           | I <sub>D</sub>                      | 7      | <b>-</b> 7 | A    |
| Drain peak current      | <sup>I</sup> D(pulse) <sup>*1</sup> | 28     | -28        | A    |
| Reverse drain current   | I <sub>DR</sub>                     | 7      | <b>-</b> 7 | Α    |
| Channel dissipation     | Pch* <sup>2</sup>                   | 42     |            | W    |
| Channel dissipation     | Pch* <sup>2</sup>                   | 4.8    |            | W    |
| Channel temperature     | Tch                                 | 150    |            | °C   |
| Storage temperature     | Tstg                                | –55 to |            | °C   |

Notes: 1. PW 10 µs, duty cycle 1%

2. Value at 6 Drive operation



#### **Electrical Characteristics N Channel** (Ta = 25°C)

| Item                                      | Symbol                   | Min | Тур      | Max      | Unit | Test conditions                                           |
|-------------------------------------------|--------------------------|-----|----------|----------|------|-----------------------------------------------------------|
| Drain to source breakdown voltage         | V <sub>(BR)DS</sub><br>S | 60  | _        | _        | V    | $I_D = 10 \text{ mA}, V_{GS} = 0$                         |
| Gate to source breakdown voltage          | <sup>V</sup> (BR)GS<br>S | ±20 | _        | <u> </u> | V    | I <sub>G</sub> = ±100 μA, V <sub>DS</sub> = 0             |
| Gate to source leak current               | I <sub>GSS</sub>         |     | <u>—</u> | ±10      | μΑ   | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0$                   |
| Zero gate voltage drain current           | I <sub>DSS</sub>         | —   | —        | 250      | μΑ   | $V_{DS} = 50 \text{ V}, V_{GS} = 0$                       |
| Gate to source cutoff voltage             | VGS(off)                 | 0.5 | _        | 1.5      | V    | $V_{DS} = 10 \text{ V}, I_{D} = 1 \text{ mA}$             |
| Static drain to source on state           | R <sub>DS(on)</sub>      | —   | 0.14     | 0.2      |      | I <sub>D</sub> = 4 A                                      |
| resistance                                |                          |     |          |          |      | $V_{GS} = 4 V^{*1}$                                       |
|                                           |                          |     | 0.22     | 0.5      |      | I <sub>D</sub> = 2 A                                      |
|                                           |                          |     |          |          |      | $V_{GS} = 2.5 V^{*1}$                                     |
| Forward transfer admittance               | у <sub>fs</sub>          | 4.0 | 6.5      | <u> </u> | S    | I <sub>D</sub> = 4 A                                      |
|                                           |                          |     |          |          |      | $V_{DS} = 10 \text{ V}^{*1}$                              |
| Input capacitance                         | Ciss                     |     | 500      | <u>—</u> | pF   | V <sub>DS</sub> = 10 V                                    |
| Output capacitance                        | Coss                     |     | 240      | <u>—</u> | pF   | $V_{GS} = 0$                                              |
| Reverse transfer capacitance              | Crss                     | —   | 30       | _        | pF   | f = 1 MHz                                                 |
| Turn-on delay time                        | <sup>t</sup> d(on)       | _   | 15       | _        | ns   | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4 A              |
| Rise time                                 | t <sub>r</sub>           |     | 90       | <u>—</u> | ns   | <br>R <sub>L</sub> = 7.5                                  |
| Turn-off delay time                       | <sup>t</sup> d(off)      |     | 110      | <u>—</u> | ns   | •                                                         |
| Fall time                                 | t <sub>f</sub>           | —   | 250      | _        | ns   |                                                           |
| Body to drain diode forward voltage       | V <sub>DF</sub>          | —   | 1.0      | —        | V    | I <sub>F</sub> = 7 A, V <sub>GS</sub> = 0                 |
| Body to drain diode reverse recovery time | <sup>t</sup> rr          |     | 170      | <u> </u> | ns   | $I_F = 7 \text{ A, V}_{GS} = 0$<br>diF/dt = 50 A/ $\mu$ s |

Note: 1. Pulse Test



#### **Electrical Characteristics P Channel** (Ta = 25°C)

| Item                                | Symbol                   | Min         | Тур      | Max         | Unit        | Test conditions                                 |
|-------------------------------------|--------------------------|-------------|----------|-------------|-------------|-------------------------------------------------|
| Drain to source breakdown voltage   | V <sub>(BR)DS</sub><br>S | -60         | _        | _           | V           | $I_D = -10 \text{ mA}, V_{GS} = 0$              |
| Gate to source breakdown voltage    | <sup>V</sup> (BR)GS<br>S | ±20         | <u>—</u> | <del></del> | V           | I <sub>G</sub> = ±100 μA, V <sub>DS</sub> = 0   |
| Gate to source leak current         | l <sub>GSS</sub>         | <u>—</u>    | <u>—</u> | ±10         | μΑ          | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0$         |
| Zero gate voltage drain current     | I <sub>DSS</sub>         | <u>—</u>    | <u>—</u> | -250        | μΑ          | $V_{DS} = -50 \text{ V}, V_{GS} = 0$            |
| Gate to source cutoff voltage       | VGS(off)                 | -0.5        | —        | -1.5        | V           | $V_{DS} = -10 \text{ V}, I_{D} = -1 \text{ mA}$ |
| Static drain to source on state     | R <sub>DS(on)</sub>      | <u>—</u>    | 0.12     | 0.16        | ••••••••••• | I <sub>D</sub> = -4 A                           |
| resistance                          |                          |             |          |             |             | $V_{GS} = -4 V^{*1}$                            |
|                                     |                          | <u>—</u>    | 0.16     | 0.3         | ••••••••••• | I <sub>D</sub> = -2 A                           |
|                                     |                          |             |          |             |             | $V_{GS} = -2.5 \text{ V}^{*1}$                  |
| Forward transfer admittance         | у <sub>fs</sub>          | 5.0         | 8.0      | <u>—</u>    | S           | I <sub>D</sub> = -4 A                           |
|                                     |                          |             |          |             |             | $V_{DS} = -10 \text{ V}^{*1}$                   |
| Input capacitance                   | Ciss                     |             | 1450     |             | pF          | V <sub>DS</sub> = -10 V                         |
| Output capacitance                  | Coss                     | _           | 590      | —           | pF          | $V_{GS} = 0$                                    |
| Reverse transfer capacitance        | Crss                     | _           | 120      | _           | pF          | f = 1 MHz                                       |
| Turn-on delay time                  | <sup>t</sup> d(on)       | _           | 15       | _           | ns          | $V_{GS} = -10 \text{ V}, I_D = -4 \text{ A}$    |
| Rise time                           | t <sub>r</sub>           | _           | 75       | —           | ns          | R <sub>L</sub> = 7.5                            |
| Turn-off delay time                 | <sup>t</sup> d(off)      | _           | 240      | _           | ns          | <del></del>                                     |
| Fall time                           | t <sub>f</sub>           | _           | 180      | _           | ns          | <del></del>                                     |
| Body to drain diode forward voltage | V <sub>DF</sub>          | <del></del> | -1.0     | <del></del> | V           | I <sub>F</sub> = -7 A, V <sub>GS</sub> = 0      |
| Body to drain diode reverse         | t <sub>rr</sub>          |             | 210      |             | ns          | $I_F = -7 \text{ A}, V_{GS} = 0$                |
| recovery time                       |                          |             |          |             |             | diF/dt = 50 A/µs                                |

Note: 1. Pulse Test











When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

#### Hitachi, Ltd.

Semiconductor & IC Div. Nappon Bidg., 2-5-2, Ohte-medif, Chiyode-ku, Tokyo 100, Japan Tat Tokyo (03, 3270-2111 Fax: (03, 3270-5109

For Author in formellon write to:

Hitachi America, Utd. Semiconductor & IC Div. 2000 Sierra Point Perkway Briebene, CA. 94005-1835 U.S.A.

Tet 415-589-8300 Fex 415-583-4207 Hitechi Burope GmbH Bedronic Componente Group Continental Burope Domecher Straße 3 D-85622 Feldkirchen München Tet 089-9 94 80-0

Fex: 089-9-29-30-00

Hitechi Burope Ltd.
Bedronic Components Div.
Northern Burope Headquerters
Whitehrook Perk
Lower Cook hem Road
Maidenhead
Betrishire SL68Y/Å
Urited Kingdom
Tat 0628-585000
Fex 0628-778222

Hitachi Asia Pta, Ltd 45 Collyer Quay \$20-00 Hitachi Towar Singapore 0404 Tet 535-2400 Fex 535-4533

Hischi Ásia (Hong Kong) Ltd. Unit 705, North Tower, World Finance Centra; Harbour City, Carton Road Teim Sha Telu, Kowloon Hong Kong Tet 27:359248 Fax 27:306074

